# **OLED DISPLAY MODULE**

# **Product Specification**

| CUSTOMER             | Standard        |      |
|----------------------|-----------------|------|
| PRODUCT<br>NUMBER    | BLKD0280LEDN001 |      |
| CUSTOMER<br>APPROVAL |                 | Date |

 $\square$  Approval for Specification only

☐ Approval for Specification and Sample

## **TABLE OF CONTENTS**

| 1  | $\mathbf{M}$ | AIN FEATURES                                                           | 4  |
|----|--------------|------------------------------------------------------------------------|----|
| 2  | MI           | ECHANICAL SPECIFICATION                                                | 5  |
|    | 2.1          | MECHANICAL CHARACTERISTICS                                             | 5  |
|    | 2.2          | MECHANICAL DRAWING                                                     | 6  |
| 3  | EL           | ECTRICAL SPECIFICATION                                                 | 7  |
|    | 3.1          | ABSOLUTE MAXIMUM RATINGS                                               | 7  |
|    | 3.2          | ELECTRICAL CHARACTERISTICS                                             | 8  |
|    | 3.3          | INTERFACE PIN ASSIGNMENT                                               |    |
|    | 3.4<br>3.5   | BLOCK DIAGRAMTIMING CHARACTERISTICS                                    |    |
|    |              |                                                                        |    |
| 4  |              | TICAL SPECIFICATION                                                    |    |
|    | 4.1          | OPTICAL CHARACTERISTICS                                                | 16 |
| 5  | FU           | NCTIONAL SPECIFICATION                                                 | 17 |
|    | 5.1          | COMMANDS                                                               | 17 |
|    | 5.2          | POWER DOWN AND UP SEQUENCE                                             |    |
|    | 5.3          | RESET CIRCUIT                                                          |    |
|    | 5.4          | ACTUAL APPLICATION EXAMPLE                                             |    |
| 6  | PA           | CKAGING                                                                | 18 |
|    | 6.1          | LABELLING AND MARKING                                                  | 19 |
| 7  | QU           | JALITY ASSURANCE SPECIFICATION                                         | 20 |
|    | 7.1          | CONFORMITY                                                             | 20 |
|    | 7.2          | DELIVERY ASSURANCE                                                     |    |
|    | 7.3          | DEALING WITH CUSTOMER COMPLAINTS                                       | 26 |
| 8  | RE           | LIABILITY SPECIFICATION                                                | 27 |
|    | 8.1          | RELIABILITY TESTS                                                      | 27 |
|    | 8.2          | LIFE TIME                                                              |    |
|    | 8.3          | FAILURE CHECK STANDARD                                                 | 27 |
| 9  | HA           | NDLING PRECAUTIONS                                                     | 28 |
|    | 9.1          | HANDLING PRECAUTIONS                                                   | 28 |
|    | 9.2          | STORAGE PRECAUTIONS                                                    |    |
|    | 9.3          | DESIGNING PRECAUTIONS                                                  |    |
|    | 9.4          | OTHER PRECAUTIONSPRECAUTIONS WHEN DISPOSING OF THE OEL DISPLAY MODULES |    |
|    | 9.5          |                                                                        |    |
| 1( | ) SU         | PPORTED ACCESSORIES                                                    |    |
|    | 10.1         | DUO KIT                                                                |    |
|    | 10.2         | TRANSITION BOARD CARD                                                  |    |
|    | 10.3         | CONNECTOR BOARD CARD                                                   | 31 |

## 1 MAIN FEATURES

| ITEM                  | CONTENTS                            |  |
|-----------------------|-------------------------------------|--|
| Display Format        | 256 x 64 Dots                       |  |
| Colour                | White Monochrome                    |  |
| Overall Dimensions    | 84.00 (W) × 25.80 (H) × 2.00 (D) mm |  |
| Viewing Area          | 71.104 (W) x 19.264 (H) mm          |  |
| Screen Size           | 2.80"                               |  |
| Mode                  | Passive Matrix                      |  |
| Duty ratio            | 1/64                                |  |
| Driver IC             | SSD1322                             |  |
| Operating temperature | -40°C ~ +85°C                       |  |
| Storage temperature   | -40°C ~ +90°C                       |  |

## **2 MECHANICAL SPECIFICATION**

## 2.1 MECHANICAL CHARACTERISTICS

| ITEM                 | CHARACTERISTIC                   | UNIT |
|----------------------|----------------------------------|------|
| Display Format       | 256 x 64                         | Dots |
| Overall Dimensions   | 84.00 (W) × 25.80 (H) × 2.00 (D) | mm   |
| Viewing Area         | 71.104 (W) x 19.264 (H) mm       | mm   |
| Active Area          | 69.104 (W) x 17.264 (H)          | mm   |
| Dot Size             | 0.254 (W) 0.254 (H)              | mm   |
| Dot Pitch            | 0.27 (W) x 0.27 (H)              | mm   |
| Weight               | 9.01                             | g    |
| IC Controller/Driver | SSD1322                          |      |

## 2.2 MECHANICAL DRAWING



### 3 ELECTRICAL SPECIFICATION

#### 3.1 ABSOLUTE MAXIMUM RATINGS

| Item                           | Symbol                                                | Min  | Max  | Unit | Note |
|--------------------------------|-------------------------------------------------------|------|------|------|------|
| Supply Voltage for Operation   | VcI                                                   | -0.3 | 4    | V    | 1, 2 |
| Supply Voltage for Logic       | $V_{DD}$                                              | -0.5 | 2.75 | V    | 1, 2 |
| Supply Voltage for I/O pins    | V <sub>DDIO</sub>                                     | -0.5 | VcI  | V    | 1, 2 |
| Supply Voltage for Display     | $V_{CC}$                                              | -0.5 | 16   | V    | 1, 2 |
| Operating Current for $V_{CC}$ | Icc                                                   |      | 60   | mA   | 1,2  |
| Operating Temperature          | Тор                                                   | -40  | +85  | °C   | 3    |
| Storage Temperature            | Tst                                                   | -40  | +90  | °C   | 3    |
| Static Electricity             | Be sure that you are grounded when handling displays. |      |      |      |      |

Note 1: All the above voltages are on the basis of "VSS = 0V".

Note 2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to Section 3.2 "Electrical Characteristics". If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate.

Note 3: The defined temperature ranges do not include the polarizer. The maximum withstood temperature of the polarizer should be 80°C.

### 3.2 ELECTRICAL CHARACTERISTICS

| Item                                     | Symbol            | Condition                           | Min                   | Тур  | Max                   | Unit |
|------------------------------------------|-------------------|-------------------------------------|-----------------------|------|-----------------------|------|
| Supply Voltage for Operation             | Vci               |                                     | 2.4                   | 2.8  | 3.5                   | V    |
| Supply Voltage for Logic                 | $V_{ m DD}$       |                                     | 2.4                   | 2.5  | 2.6                   | V    |
| Supply Voltage for I/O<br>Pins           | V <sub>DDIO</sub> |                                     | 1.65                  | 1.8  | $V_{CI}$              | V    |
| Supply Voltage for Display               | Vcc               |                                     | 11.5                  | 12.0 | 12.5                  | V    |
| High Level Input                         | V <sub>IH</sub>   |                                     | 0.8xV <sub>DDIO</sub> |      | V <sub>DDIO</sub>     | V    |
| Low Level Input                          | $V_{ m IL}$       |                                     | 0                     |      | 0.2xV <sub>DDIO</sub> | V    |
| High Level Output                        | Voh               | I <sub>OUT</sub> =100μ<br>A, 3.3MHz | 0.9xV <sub>DDIO</sub> |      | V <sub>DDIO</sub>     | V    |
| Low Level Output                         | Vol               | I <sub>OUT</sub> =100μ<br>A, 3.3MHz | 0                     |      | 0.1xV <sub>DDIO</sub> | V    |
| Operating Current for                    | $I_{CI}$          |                                     | -                     | 180  | 300                   | μA   |
| Vci                                      | ICI               |                                     | -                     | 180  | 300                   | μА   |
|                                          |                   | Note 5                              | -                     | 15.6 | 19.5                  | mA   |
| Operating Current for V <sub>CC</sub>    | Icc               | Note 6                              | _                     | 26.1 | 32.7                  | mA   |
|                                          |                   | Note 7                              | -                     | 44.7 | 55.9                  | mA   |
| Sleep Mode Current for V <sub>CI</sub>   | Ici,sleep         |                                     | -                     | 20   | 100                   | μΑ   |
| Sleep Mode Current for V <sub>DDIO</sub> | Iddio,sleep       |                                     | -                     | 2    | 10                    | μА   |

Note 4: Brightness ( $L_{br}$ ) and Supply Voltage for Display ( $V_{CC}$ ) are subject to the change of panel characteristics and the customers request.

Note 5:  $V_{CI} = 2.8V$ ,  $V_{CC} = 12V$ , 30% Display Area Turn on.

Note 6:  $V_{CI} = 2.8V$ ,  $V_{CC} = 12V$ , 50% Display Area Turn on.

Note 7:  $V_{CI} = 2.8V$ ,  $V_{CC} = 12V$ , 100% Display Area Turn on.

#### WWW.DART.RU

## 3.3 INTERFACE PIN ASSIGNMENT

| No.      | Symbol     | I/O | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                           |        |  |
|----------|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|
| 1        | N.C. (GND) |     | Reserved Pin (Supporting Pin). The supporting pins can reduce the influen function pins. This pin must be connected to                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                           |        |  |
| 2        | VSS        | P   | Ground of Logic Circuit  This is a ground pin. It also acts as a reference for the logic pins. It must be connected to external ground                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                           |        |  |
| 3        | VCC        | P   | Power Supply for OEL Panel This is the most positive supply pin of the connected to external source.                                                                                                                                                                                                                                                                                                                                                                                                                                                           | chip. They m                                                                                                                                                                              | ust be |  |
| 4        | VCOMH      | P   | This pin is the input pin for the voltage ou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Voltage Output High Level for COM Signal  This pin is the input pin for the voltage output high level for COM signals. A tantalum capacitor should be connected between this pin and VSS. |        |  |
| 5        | VLSS       | P   | Ground of Analog Circuit This is analog ground pin. IT should be connected to VSS externally                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                           |        |  |
| 6~13     | D7~D0      | I/O | Host Data Input/Output Bus  These pins are 8-bit bi-directional data bus to be connected to the microprocessors data bus. When serial mode is selected, D1 will be the serial data input SDIN and D0 will be the serial clock input SCLK.  Unused pins must be connected to VSS except for D2 in serial mode.                                                                                                                                                                                                                                                  |                                                                                                                                                                                           |        |  |
| 14       | E/RD#      | I   | Read/Write Enable or Read  This pin is MCU interface input. When interfacing to a 68XX-sseries microprocessor, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled high and the CS# is pulled low.  When connecting to an 80XX-microprocessor, this pin receives the Read (RD#) signal. Data read operation is initiated when this pin is low and CS# is pulled low.                                                                                                                                     |                                                                                                                                                                                           |        |  |
| 15       | R/W#       | I   | When serial mode is selected, this pin must be connected to VSS.  Read/Write Select or Write  This pin is MCU interface input. When interfacing to a 68XX-series microprocessor, this pin will be used as Read/Write (R/W#) selection input. Pull this pin to "High" for read mode and pull it "Low" for write mode.  When 80XX interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled low and the CS# is pulled low.  When serial mode is selected, this pin must be connected to VSS. |                                                                                                                                                                                           |        |  |
| 16<br>17 | BS0<br>BS1 | I   | Communicating Protocol Select           These pins are MCU interface selection input. See the following table:           BS0         BS1           3-wire SPI         1         0           4-wire SPI         0         0           8-bit 68XX Parallel         1         1           8-bit 80XX Parallel         0         1                                                                                                                                                                                                                                 |                                                                                                                                                                                           |        |  |

| 18 | D/C#       | I | Data/Command Control  This pin is Data/Command control pin. When the pin is pulled high, the input at D7~D0 is treated as display data. When the pin is pulled low, the input at D7~D0 will be transferred to the command register. For detailed relationship to MCU interface signals, please refer to the Timing Characteristics Diagrams |
|----|------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19 | CS#        | I | Chip Select This pin is the chip select input. When the pin is enabled for MCU communication only when CS# is pulled low                                                                                                                                                                                                                    |
| 20 | RES#       | I | Power Reset for Controller and Driver  This pin is reset signal input. When the pin is low, initialization of the chip is executed.                                                                                                                                                                                                         |
| 21 | FR         | О | Cascade Application Connection Pin This pin is No Connection pins. Nothing should be connected to this pin. It should be left open individually.                                                                                                                                                                                            |
| 22 | IREF       | I | Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than $10\mu\text{A}$                                                                                                                                                  |
| 23 | N.C.       | - | Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design.                                                                                                                                                                                                                                            |
| 24 | VDDIO      | P | Power Supply for I/O Pin This pin is a power supply pin of I/O buffer. It should be connected to VDD or external source. All I/O signals should have VIH reference to VDDIO. When I/O signal pins (BS0~BS1, D0~D7, control signals) pull high, they should be connected to VDDIO.                                                           |
| 25 | VDD        | P | Power Supply for Core Logic Circuit  This is a voltage supply pin. It can be supplied externally (within the range of 2.4~2.6V) or regulated internally from VCI. A capacitor should be connected between this pin & VSS under all circumstances.                                                                                           |
| 26 | VCI        | P | Power Supply for Operation This is a voltage supply pin. It must be connected to external source & always be equal or higher than VDD & VDDIO.                                                                                                                                                                                              |
| 27 | VSL        | P | Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground.                                                                                                           |
| 28 | VLSS       | P | Ground of Analog Circuit This is the analog ground pin. It should be connected to VSS externally                                                                                                                                                                                                                                            |
| 29 | VCC        | I | Power Supply for OEL Panel This is the most positive supply pin of the chip. They should be connected to external source.                                                                                                                                                                                                                   |
| 30 | N.C. (GND) | _ | Reserved Pin (Supporting Pin).  The supporting pins can reduce the influences from stresses on the function pins. This pin must be connected to external ground.                                                                                                                                                                            |

### 3.4 BLOCK DIAGRAM



MCU Interface Selection: BS0 and BS1

Pins connected to MCU interface: D7~D0, E/RD#, R/W#, D/C#, CS#, and RES#

C1, C3, C5: 0.1µF

C2, C4: 4.7µF

C6: 10µF

C7: 1µF

C8: 4.7uF / 25V Tantalum Capacitor

 $R1 = 680k\Omega$ , R1 = (Voltage at IREF - VSS) / IREF

R2: 50Ω, 1/4W

D1: ≤1.4V, 0.5W

## 3.5 TIMING CHARACTERISTICS

## 3.5.1 68XX-Series MPU Parallel Interface Timing Characteristics:

| Symbol            | Description                                                                 | Min       | Max | Unit |
|-------------------|-----------------------------------------------------------------------------|-----------|-----|------|
| tcycle            | Clock Cycle Time                                                            | 300       | -   | ns   |
| tas               | Address Setup Time                                                          | 10        |     | ns   |
| tah               | Address Hold Time                                                           | 0         | 1-0 | ns   |
| $t_{ m DSW}$      | Write Data Setup Time                                                       | 40        | -   | ns   |
| t <sub>DHW</sub>  | Write Data Hold Time                                                        | 7         |     | ns   |
| t <sub>DHR</sub>  | Read Data Hold Time                                                         | 20        | ī   | ns   |
| tон               | Output Disable Time                                                         | -         | 70  | ns   |
| tacc              | Access Time                                                                 | -         | 140 | ns   |
| PW <sub>CSL</sub> | Chip Select Low Pulse Width (Read)<br>Chip Select Low Pulse Width (Write)   | 120<br>60 | -   | ns   |
| PWcsh             | Chip Select High Pulse Width (Read)<br>Chip Select High Pulse Width (Write) | 60<br>60  | -   | ns   |
| $t_{ m R}$        | Rise Time                                                                   | -         | 15  | ns   |
| $t_{ m F}$        | Fall Time                                                                   | -         | 15  | ns   |

$$(V_{DD}-V_{SS}=2.4V \text{ to } 2.6V,\,V_{DDIO}=1.6V,\,V_{CI}=2.8V,\,T_a=25^{\circ}C)$$



## **WWW.DART.RU**

## 3.5.2 80XX-Series MPU Parallel Interface Timing Characteristics:

| Symbol           | Description                             | Min | Max | Unit |
|------------------|-----------------------------------------|-----|-----|------|
| tcycle           | Clock Cycle Time                        | 300 | -   | ns   |
| tas              | Address Setup Time                      | 10  | -   | ns   |
| t <sub>AH</sub>  | Address Hold Time                       | 0   | -   | ns   |
| t <sub>DSW</sub> | Write Data Setup Time                   | 40  | -   | ns   |
| t <sub>DHW</sub> | Write Data Hold Time                    | 7   |     | ns   |
| tdhr             | Read Data Hold Time                     | 20  | -   | ns   |
| tон              | Output Disable Time                     | -   | 70  | ns   |
| tacc             | Access Time                             | _   | 140 | ns   |
| tpwlr            | Read Low Time                           | 150 |     | ns   |
| tpwlw            | Write Low Time                          | 60  | -   | ns   |
| tpwhr            | Read High Time                          | 60  | -   | ns   |
| tpwhw            | Write High Time                         | 60  | -   | ns   |
| tcs              | Chip Select Setup Time                  | 0   | -   | ns   |
| tcsh             | Chip Select Hold Time to Read<br>Signal | 0   | -   | ns   |
| tcsf             | Chip Select Hold Time                   | 20  |     | ns   |
| t <sub>R</sub>   | Rise Time                               | -   | 15  | ns   |
| $t_{\mathrm{F}}$ | Fall Time                               | =   | 15  | ns   |

$$(V_{DD}-V_{SS}=2.4V \text{ to } 2.6V, V_{DDIO}=1.6V, V_{CI}=2.8V, T_a=25^{\circ}C)$$



## 3.5.3 Serial Interface Timing Characteristics: (4-wire SPI)

| Symbol           | Description            | Min | Max | Unit |
|------------------|------------------------|-----|-----|------|
| tcycle           | Clock Cycle Time       | 100 | -   | ns   |
| tas              | Address Setup Time     | 15  |     | ns   |
| t <sub>AH</sub>  | Address Hold Time      | 15  | Ι   | ns   |
| tcss             | Chip Select Setup Time | 20  | 1   | ns   |
| tcsh             | Chip Select Hold Time  | 10  |     | ns   |
| t <sub>DSW</sub> | Write Data Setup Time  | 15  | -:  | ns   |
| t <sub>DHW</sub> | Write Data Hold Time   | 15  | -   | ns   |
| tclkl            | Clock Low Time         | 20  | I   | ns   |
| tclkh            | Clock High Time        | 20  | -1  | ns   |
| $t_{ m R}$       | Rise Time              | -   | 15  | ns   |
| $t_{\mathrm{F}}$ | Fall Time              | _   | 15  | ns   |

 $(V_{DD}-V_{SS} = 2.4V \text{ to } 2.6V, V_{DDIO} = 1.6V, V_{CI} = 2.8V, T_a = 25^{\circ}C)$ 



## 3.5.4 Serial Interface Timing Characteristics: (3-wire SPI)

| Symbol           | Description            | Min | Max | Unit |
|------------------|------------------------|-----|-----|------|
| tcycle           | Clock Cycle Time       | 100 | -   | ns   |
| tas              | Address Setup Time     | 15  | -   | ns   |
| t <sub>AH</sub>  | Address Hold Time      | 15  | ï   | ns   |
| tcss             | Chip Select Setup Time | 20  | ī   | ns   |
| tcsh             | Chip Select Hold Time  | 10  | 1   | ns   |
| t <sub>DSW</sub> | Write Data Setup Time  | 15  | _   | ns   |
| t <sub>DHW</sub> | Write Data Hold Time   | 15  | ĭ   | ns   |
| tclkL            | Clock Low Time         | 20  | ī   | ns   |
| tclkh            | Clock High Time        | 20  | -   | ns   |
| $t_{ m R}$       | Rise Time              | -   | 15  | ns   |
| $t_{\mathrm{F}}$ | Fall Time              | -   | 15  | ns   |

 $(V_{DD}-V_{SS}=2.4V \text{ to } 2.6V, V_{DDIO}=1.6V, V_{CI}=2.8V, T_a=25^{\circ}C)$ 



## **4 OPTICAL SPECIFICATION**

## 4.1 OPTICAL CHARACTERISTICS

| Characteristics    | Symbol     | Conditions              | Min          | Тур          | Max          | Unit              |
|--------------------|------------|-------------------------|--------------|--------------|--------------|-------------------|
| Brightness         | Lbr        | With Polarizer (Note 8) | 80           | 100          | -            | cd/m <sup>2</sup> |
| C.I.E. (Yellow)    | (x)<br>(y) | Without Polarizer       | 0.25<br>0.27 | 0.29<br>0.31 | 0.33<br>0.35 |                   |
| Dark Room Contrast | CR         |                         | -            | >10000:1     | -            |                   |
| View Angle         |            |                         | -            | Free         | -            | degree            |

Note 8: Optical measurement taken at  $V_{CI} = 2.8V$ ,  $V_{CC} = 12V$ 

#### 5 FUNCTIONAL SPECIFICATION

#### 5.1 COMMANDS

Refer to the Technical Manual for the SSD1322

#### 5.2 POWER DOWN AND UP SEQUENCE

To protect the panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. Such that panel has enough time to charge and discharge before/after operation.

### 5.2.1 Power up Sequence:

- 1. Power up Vci & Vddio
- 2. Send Display off command
- 3. Initialization
- 4. Clear Screen
- 5. Power up Vcc
- 6. Delay 100ms (when V<sub>CC</sub> is stable)
- 7. Send Display on command



### 5.2.2 Power down Sequence:

- 1. Send Display off command
- 2. Power down Vcc
- 3. Delay 100ms (when V<sub>CC</sub> is reach 0 and panel is completely discharges)
- 4. Power down Vci & VDDIO



#### 5.3 RESET CIRCUIT

When RES# input is low, the chip initialized with the following status:

- 1. Display is OFF
- 2. 480x128 Display Mode
- 3. Normal segment and display data column and row address mapping (SEG0 mapped to column address 00h and COM0 mapped to row address 00h)
- 4. Display start line is set at display RAM address 0
- 5. Column address counter is set at 0
- 6. Normal scan direction of the COM outputs
- 7. Contrast control registers is set at 7Fh

### 7 QUALITY ASSURANCE SPECIFICATION

#### 7.1 CONFORMITY

The performance, function and reliability of the shipped products conform to the Product Specification.

### 7.2 DELIVERY ASSURANCE

### 7.2.1 Delivery inspection standards

• IPC-AA610 rev. C, class 2 electronic assemblies standard

#### 7.2.2 Zone definition



id measurement to be conducted under following conditions:

Temperature:  $23\pm5^{\circ}$ C

Humidity:  $55\pm15^{\circ}$ RH

Fluorescent lamp: 30 W

Fluorescent lamp: 30 W
Distance between the Panel & Eyes of the Inspector: ≥30cm
Distance between the Panel & the lamp: ≥50cm

Finger glove (or finger cover) must be worn by the inspector.

Inspection table or jig must be anti-electrostatic



# 7.2.1 Standard of appearance inspection

| Partition | AQL  | Definition                              |  |
|-----------|------|-----------------------------------------|--|
| Major     | 0.65 | Defects in Pattern Check (Display On)   |  |
| Minor     | 1.0  | Defects in Cosmetic Check (Display Off) |  |

| Check Item                | Classification | Criteria                                                    |  |
|---------------------------|----------------|-------------------------------------------------------------|--|
| Panel<br>General Chipping | Minor          | X > 6 mm (Along with Edge) Y > 1 mm (Perpendicular to edge) |  |

### 8 RELIABILITY SPECIFICATION

#### 8.1 RELIABILITY TESTS

| Test Item                                   | Test Condition                           | Evaluation and assessment                           |
|---------------------------------------------|------------------------------------------|-----------------------------------------------------|
| High Temperature Operation                  | 85°C, 500 hrs                            |                                                     |
| Low Temperature Operation                   | -40°C, 500 hrs                           |                                                     |
| High Temperature Storage                    | 90°C, 500 hrs                            | The brightness should be greater than 50% of the    |
| Low Temperature Storage                     | -40°C, 500 hrs                           | initial brightness. The operational functions work. |
| High Temperature & High<br>Humidity Storage | 60°C, 90% RH, 240 hrs                    |                                                     |
| Thermal Shock Storage                       | -40°C ↔85°C, 100 cycles<br>30 min. dwell |                                                     |

- All operation tests are conducted in all display on pattern.
- The samples used for above tests do not include polarizer.
- No moisture condensation is observed during tests.

#### 8.1.1 FAILURE CHECK STANDARD

After the completion of the described reliability test, the samples were left at room temperature for 2 hrs prior to conducting the failure teat at  $23\pm5$  °C;  $55\pm15\%$  RH

#### 8.2 LIFE TIME

| Item | Description                                                                                                                                                                                                                                                                                                                           |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Function, performance, appearance, etc. shall be free from remarkable deterioration within 25,000 hours at 80 cd/m <sup>2</sup> , or 15,000 hours at 100 cd/m <sup>2</sup> , under ordinary operating and storage conditions of room temperature (25±10 °C), normal humidity (45±20% RH), and in area not exposed to direct sunlight. |
| 2    | End of lifetime is specified as 50% of initial brightness.                                                                                                                                                                                                                                                                            |

#### 8.3 FAILURE CHECK STANDARD

After the completion of the described reliability test, the samples were left at room temperature for 2 hrs prior to conducting the failure test at 23±5°C; 55±15% RH.

### 9 HANDLING PRECAUTIONS

#### 9.1 HANDLING PRECAUTIONS

- 1) Since the display panel is being made of glass, do not apply mechanical impacts such us dropping from a high position.
- 2) If the display panel is broken by some accident and the internal organic substance leaks out, be careful not to inhale nor lick the organic substance.
- 3) If pressure is applied to the display surface or its neighborhood of the OEL display module, the cell structure may be damaged and be careful not to apply pressure to these sections.
- 4) The polarizer covering the surface of the OEL display module is soft and easily scratched. Please be careful when handling the OEL display module.
- 5) When the surface of the polarizer of the OEL display module has soil, clean the surface. It takes advantage of by using following adhesion tape.
  - \* Scotch Mending Tape No. 810 or an equivalent

Never try to breathe upon the soiled surface nor wipe the surface using cloth containing solvent such as ethyl alcohol, since the surface of the polarizer will become cloudy.

Also, pay attention that the following liquid and solvent may spoil the polarizer:

- \* Water
- \* Ketone
- \* Aromatic Solvents
- 6) Hold OEL display module very carefully when placing OEL display module into the system housing. Do not apply excessive stress or pressure to OEL display module. And, do not over bend the film with electrode pattern layouts. These stresses will influence the display performance. Also, secure sufficient rigidity for the outer cases.



- 7) Do not apply stress to the LSI chips and the surrounding molded sections.
- 8) Do not disassemble nor modify the OEL display module.
- 9) Do not apply input signals while the logic power is off.
- 10) Pay sufficient attention to the working environments when handing OEL display modules to prevent occurrence of element breakage accidents by static electricity.
  - \* Be sure to make human body grounding when handling OEL display modules.
  - \* Be sure to ground tools to use or assembly such as soldering irons.
  - \* To suppress generation of static electricity, avoid carrying out assembly work under dry environments.

- \* Protective film is being applied to the surface of the display panel of the OEL display module. Be careful since static electricity may be generated when exfoliating the protective film.
- 11) Protection film is being applied to the surface of the display panel and removes the protection film before assembling it. At this time, if the OEL display module has been stored for a long period of time, residue adhesive material of the protection film may remain on the surface of the display panel after removed of the film. In such case, remove the residue material by the method introduced in the above Section 5).
- 12) If electric current is applied when the OEL display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful to avoid the above.

#### 9.2 STORAGE PRECAUTIONS

- 1) When storing OEL display modules, put them in static electricity preventive bags avoiding exposure to direct sun light nor to lights of fluorescent lamps, etc. and, also, avoiding high temperature and high humidity environments or low temperature (less than 0°C) environments. (We recommend you to store these modules in the packaged state when they were shipped from Densitron Technologies Plc.) At that time, be careful not to let water drops adhere to the packages or bags nor let dewing occur with them.
- 2) If electric current is applied when water drops are adhering to the surface of the OEL display module, when the OEL display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful about the above.

#### 9.3 DESIGNING PRECAUTIONS

- 1) The absolute maximum ratings are the ratings which cannot be exceeded for OEL display module, and if these values are exceeded, panel damage may be happen.
- 2) To prevent occurrence of malfunctioning by noise, pay attention to satisfy the VIL and VIH specifications and, at the same time, to make the signal line cable as short as possible.
- 3) We recommend you to install excess current preventive unit (fuses, etc.) to the power circuit (VDD). (Recommend value: 0.5A)
- 4) Pay sufficient attention to avoid occurrence of mutual noise interference with the neighboring devices.
- 5) As for EMI, take necessary measures on the equipment side basically.
- 6) When fastening the OEL display module, fasten the external plastic housing section.
- 7) If power supply to the OEL display module is forcibly shut down by such errors as taking out the main battery while the OEL display panel is in operation, we cannot guarantee the quality of this OEL display module.
- 8) The electric potential to be connected to the rear face of the IC chip should be as follows: US2066
  - \* Connection (contact) to any other potential than the above may lead to rupture of the IC.

#### 9.4 OTHER PRECAUTIONS

- 1) When an OEL display module is operated for a long of time with fixed pattern may remain as an after image or slight contrast deviation may occur. Nonetheless, if the operation is interrupted and left unused for a while, normal state can be restored. Also, there will be no problem in the reliability of the module.
- 2) To protect OEL display modules from performance drops by static electricity rapture, etc., do not touch the following sections whenever possible while handling the OEL display modules.
  - \* Pins and electrodes
  - \* Pattern layouts such as the FPC
- 3) With this OEL display module, the OEL driver is being exposed. Generally speaking, semiconductor elements change their characteristics when light is radiated according to the principle of the solar battery. Consequently, if this OEL driver is exposed to light, malfunctioning may occur.
  - \* Design the product and installation method so that the OEL driver may be shielded from light in actual usage.
  - \* Design the product and installation method so that the OEL driver may be shielded from light during the inspection processes.
- 4) Although this OEL display module stores the operation state data by the commands and the indication data, when excessive external noise, etc. enters into the module, the internal status may be changed. It therefore is necessary to take appropriate measures to suppress noise generation or to protect from influences of noise on the system design.
- 5) We recommend you to construct its software to make periodical refreshment of the operation statuses (re-setting of the commands and re-transference of the display data) to cope with catastrophic noise.